ADC32J45IRGZT


YeeHing #: Y004-ADC32J45IRGZT
Inventory: 2200

Feel free to reach out to us for more information.
Click the button below to unveil exclusive discounts and delightful surprises.

Description

ADC32J45IRGZT Texas Instruments - Yeehing Electronics

Dual-Channel, 14-Bit, 160-MSPS Analog-to-Digital Converter (ADC)

Pricing (USD)

Quantity Unit Price
1 — 99 57.864
100 — 249 56.124
250 — 999 46.727
1,000 + 34.81

The above prices are for reference only.

Specifications

Manufacturer Texas Instruments
Product Category Analog to Digital Converters - ADC
RoHS Y
Series ADC32J45
Mounting Style SMD/SMT
Package / Case VQFN-48
Resolution 14 bit
Number of Channels 2 Channel
Sampling Rate 160 MS/s
Input Type Differential
Interface Type JESD204B
Architecture Pipeline
Reference Type External, Internal
Analog Supply Voltage 1.8 V
Digital Supply Voltage 1.8 V
SNR - Signal to Noise Ratio 72.8 dB
Minimum Operating Temperature - 40 C
Maximum Operating Temperature + 85 C
Packaging Reel
Features Low Power
Height 1 mm
Input Voltage 1.8 V
Length 7.15 mm
Number of Converters 1 Converter
Power Consumption 454 mW
Type ADC
Width 7.15 mm
Brand Texas Instruments
Shutdown No Shutdown
DNL - Differential Nonlinearity 0.3 LSB
ENOB - Effective Number of Bits 11.8 Bit
INL - Integral Nonlinearity 1.5 LSBs
Moisture Sensitive Yes
Number of ADC Inputs 2 Input
Operating Supply Current 192 mA
Pd - Power Dissipation 454 mW
Product Type ADCs - Analog to Digital Converters
SFDR - Spurious Free Dynamic Range 85 dB
SINAD - Signal to Noise and Distortion Ratio 71.5 dB
Factory Pack Quantity 250
Subcategory Data Converter ICs
Supply Voltage - Max 1.9 V
Supply Voltage - Min 1.7 V
THD - Total Harmonic Distortion 87 dBc
Unit Weight 0.004868 oz

For more information, please refer to datasheet

Documents

ADC32J45IRGZT Datasheet

More Information

The ADC32J4x are a high-linearity, ultra-low power, dual-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC32J4x family supports JESD204B interface in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock, which is used to serialize the 14-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.

You may also like

Recently viewed