CDCLVP111MVFREP


YeeHing #: Y003-CDCLVP111MVFREP
Inventory: 7400

Feel free to reach out to us for more information.
Click the button below to unveil exclusive discounts and delightful surprises.

Description

CDCLVP111MVFREP Texas Instruments - Yeehing Electronics

HiRel, 1:10 LVPECL buffer with selectable input

Pricing (USD)

Quantity Unit Price
1 — 99 35.184
100 — 249 31.275
250 — 999 25.71
1,000 + 16.10

The above prices are for reference only.

Specifications

For more information, please refer to datasheet

Documents

CDCLVP111MVFREP Datasheet

More Information

The CDCLVP111 clock driver distributes one differential clock pair of LVPECL input, (CLK0, CLK1) to ten pairs of differential LVPECL clock (Q0, Q9) outputs with minimum skew for clock distribution. The CDCLVP111 can accept two clock sources into an input multiplexer. The CDCLVP111 is specifically designed for driving 50-Ω transmission lines. When an output pin is not used, leaving it open is recommended to reduce power consumption. If only one of the output pins from a differential pair is used, the other output pin must be identically terminated to 50 Ω.

You may also like

Recently viewed